Skip to main content

Mohammed Al-Daloo

On-chip interconnected modelling and a bootstrapped driver scheme.

Email: [email protected]

Supervisors

Project description

I am currently working on modelling of on chip interconnection to include its frequency dependent effects. I have based the modelling approach on fractional calculus. This will achieve the simplest adaptable model with the highest possible accuracy.

I am also working on a driver scheme which uses a bootstrap circuitry to address ultra-low power (ULP) design limitations. This involves studying and mitigating the effects of single-event upsets (SEU). These are known to affect DSM circuits working under low voltages.

Publications

Interests

Electrical and electronics engineering, Electronics and Communication Engineering, Signal Processing and Internet of things (IoT).

Qualifications

BEng (Computer Engineering), Electrical and Electronics College, Iraq (2003).

Advance modelling for on-chip interconnecting on ResearchGate